Invention Grant
- Patent Title: Semiconductor memory column decoder device and method
-
Application No.: US13194813Application Date: 2011-07-29
-
Publication No.: US08503249B2Publication Date: 2013-08-06
- Inventor: Shigekazu Yamada , Tomoharu Tanaka
- Applicant: Shigekazu Yamada , Tomoharu Tanaka
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Dorsey & Whitney LLP
- Main IPC: G11C11/34
- IPC: G11C11/34 ; G11C16/04

Abstract:
Semiconductor memory devices and methods include a flash memory cell array fabricated in a well, with memory cells in the same column connected to each other in series and connected to a respective bit line. The memory devices also include a column decoder, a data register buffer unit, a row decoder, an erase control unit, and an input/output buffer unit. In one or more embodiments, the erase control unit applies voltages to the well to erase the memory cells in a manner that avoids breaking down p-n junctions formed by transistors fabricated in the well. In another embodiment, high voltage transistors are used to selectively isolate the bit lines from and couple the bit lines to a peripheral circuit in pairs so that each high voltage transistor is shared by two bit lines.
Public/Granted literature
- US20110286282A1 SEMICONDUCTOR MEMORY COLUMN DECODER DEVICE AND METHOD Public/Granted day:2011-11-24
Information query