Invention Grant
- Patent Title: Dynamic phase alignment
- Patent Title (中): 动态相位校正
-
Application No.: US11737994Application Date: 2007-04-20
-
Publication No.: US08504865B2Publication Date: 2013-08-06
- Inventor: Choon Keat Khor , Yeong Seng Hoo , Soon Chieh Lim
- Applicant: Choon Keat Khor , Yeong Seng Hoo , Soon Chieh Lim
- Applicant Address: US CA Santa Clara
- Assignee: eASIC Corporation
- Current Assignee: eASIC Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Novak Druce Connolly Bove + Quigg LLP
- Main IPC: G06F1/00
- IPC: G06F1/00 ; G06F1/12 ; G06F13/42 ; H04L5/00 ; H04L7/00

Abstract:
A clock signal may be aligned with a data signal by delaying the signals relative to each other until an edge of one signal aligns with an edge of the other signal, and then causing an inversion of the clock signal. A further variation may limit the relative delay period to one-half clock cycle and may use a double inversion of the clock signal.
Public/Granted literature
- US20080263381A1 DYNAMIC PHASE ALIGNMENT Public/Granted day:2008-10-23
Information query