Invention Grant
- Patent Title: Duty correction circuit
- Patent Title (中): 负责校正电路
-
Application No.: US13341436Application Date: 2011-12-30
-
Publication No.: US08508274B2Publication Date: 2013-08-13
- Inventor: Dong Suk Shin
- Applicant: Dong Suk Shin
- Applicant Address: KR Gyeonggi-do
- Assignee: SK Hynix Inc.
- Current Assignee: SK Hynix Inc.
- Current Assignee Address: KR Gyeonggi-do
- Agency: William Park & Associates Patent Ltd.
- Priority: KR10-2011-0045711 20110516
- Main IPC: H03K3/017
- IPC: H03K3/017

Abstract:
A duty correction circuit includes a clock buffer configured to buffer an input clock and generate a buffer clock, a swing level conversion block configured to generate an internal clock, which transitions to levels of a sync voltage and a power supply voltage, in response to a voltage level of the buffer clock, a duty control block configured to generate duty information and frequency information by using a high pulse width and a low pulse width of the internal clock, and a current control block configured to control a time point, at which a logic value of the buffer clock transitions, in response to the duty information and the frequency information. The current control block includes a plurality of first current paths coupled in parallel to one another in order to control the time point at which the logic value of the buffer clock transitions.
Public/Granted literature
- US20120293225A1 DUTY CORRECTION CIRCUIT Public/Granted day:2012-11-22
Information query
IPC分类: