Invention Grant
- Patent Title: Phase locked loop device and method thereof
- Patent Title (中): 锁相环装置及其方法
-
Application No.: US12480344Application Date: 2009-06-08
-
Publication No.: US08509370B2Publication Date: 2013-08-13
- Inventor: Gayathri A. Bhagavatheeswaran , Joseph P. Gergen , Arvind Raman , Hector Sanchez
- Applicant: Gayathri A. Bhagavatheeswaran , Joseph P. Gergen , Arvind Raman , Hector Sanchez
- Applicant Address: US TX Austin
- Assignee: Freescale Semiconductor, Inc.
- Current Assignee: Freescale Semiconductor, Inc.
- Current Assignee Address: US TX Austin
- Main IPC: H03D3/24
- IPC: H03D3/24

Abstract:
A phase locked loop device includes a phase detector that measures a difference in phase between a reference clock signal and an output clock signal provided to a device module. The phase detector provides a pulse having a width indicative of the phase difference. If the phase difference exceeds one of a plurality of threshold values, an indicator can be asserted. Based on the indicator, a control module can take remedial action, such as providing a different clock signal to the device module or triggering an interrupt at a processor device.
Public/Granted literature
- US20100310030A1 PHASE LOCKED LOOP DEVICE AND METHOD THEREOF Public/Granted day:2010-12-09
Information query
IPC分类: