Invention Grant
US08510616B2 Scalable scan-based test architecture with reduced test time and test power
有权
可扩展的基于扫描的测试架构,减少了测试时间和测试能力
- Patent Title: Scalable scan-based test architecture with reduced test time and test power
- Patent Title (中): 可扩展的基于扫描的测试架构,减少了测试时间和测试能力
-
Application No.: US12031699Application Date: 2008-02-14
-
Publication No.: US08510616B2Publication Date: 2013-08-13
- Inventor: Rakshit Kumar Singhal
- Applicant: Rakshit Kumar Singhal
- Applicant Address: US CA Santa Clara
- Assignee: NVIDIA Corporation
- Current Assignee: NVIDIA Corporation
- Current Assignee Address: US CA Santa Clara
- Main IPC: G01R31/28
- IPC: G01R31/28

Abstract:
A scalable scan-based architecture with reduced test time, test power and test pin-count in scan based testing of ICs. In an embodiment, a test vector is scanned serially into a functional memory element at a first frequency, which then de-multiplexes the bits in the test vector to multiple sub-chains at a lower frequency. Due to the use of lower frequency to scan-in, the power dissipation is reduced. Due to the use of the higher frequency to scan-in the test vector as well as multiple sub-chains, the test time is reduced. Due to the use of the functional memory elements for scanning in the test vector at higher frequency, any number of chains can potentially be supported.
Public/Granted literature
- US20090210759A1 Scalable Scan-Based Test Architecture With Reduced Test Time And Test Power Public/Granted day:2009-08-20
Information query