Invention Grant
US08510693B2 Changing abstraction level of portion of circuit design during verification
有权
在验证期间改变电路设计部分的抽象级别
- Patent Title: Changing abstraction level of portion of circuit design during verification
- Patent Title (中): 在验证期间改变电路设计部分的抽象级别
-
Application No.: US13469944Application Date: 2012-05-11
-
Publication No.: US08510693B2Publication Date: 2013-08-13
- Inventor: Hiroyuki Sato , Hideo Kikuta
- Applicant: Hiroyuki Sato , Hideo Kikuta
- Applicant Address: JP Kawasaki JP Yokohama
- Assignee: Fujitsu Limited,Fujitsu Semiconductor Limited
- Current Assignee: Fujitsu Limited,Fujitsu Semiconductor Limited
- Current Assignee Address: JP Kawasaki JP Yokohama
- Agency: Arent Fox LLP
- Priority: JP2011-130653 20110610
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
A design verification method is disclosed. A computer searches for a path in accordance with a connection relationship between blocks by referring to a netlist stored in a storage part based on terminal information concerning a verification of a circuit which is formed by the blocks. Then, the computer changes an abstraction level of an operation of an out-of-path block which is a block outside the path and is searched for from the blocks described in the netlist.
Public/Granted literature
- US20120317526A1 VERIFICATION METHOD, COMPUTER-READABLE RECORDING MEDIUM, AND DESIGN VERIFICATION APPARATUS Public/Granted day:2012-12-13
Information query