Invention Grant
- Patent Title: Glitch hardened flop repeater
- Patent Title (中): 毛刺硬化的翻转中继器
-
Application No.: US13210587Application Date: 2011-08-16
-
Publication No.: US08525566B2Publication Date: 2013-09-03
- Inventor: Anand Dixit , Robert P. Masleid
- Applicant: Anand Dixit , Robert P. Masleid
- Applicant Address: US CA Redwood City
- Assignee: Oracle International Corporation
- Current Assignee: Oracle International Corporation
- Current Assignee Address: US CA Redwood City
- Agency: Meyertons, Hood, Kivlin, Kowert & Goetzel, P.C.
- Agent Erik A. Heter
- Main IPC: H03K3/00
- IPC: H03K3/00

Abstract:
A repeater circuit is disclosed. The circuit includes an input stage configured to receive an input signal and a clock signal. An output stage is configured to drive an output signal on an output node to a first state responsive to a first transition of the input signal on the input node concurrent with a first phase of the clock signal. The input stage is configured to activate a first driver circuit of the output stage responsive to a first transition of the input signal. A reverse stage is configured to assert a first inhibit signal at a delay time subsequent to activation of the first driver circuit, which is configured to be deactivated responsive to assertion of the first inhibit signal. Assertion of the first inhibit signal is prevented responsive to a second transition of the input data signal occurring before the delay time has elapsed.
Public/Granted literature
- US20130043921A1 GLITCH HARDENED FLOP REPEATER Public/Granted day:2013-02-21
Information query