Invention Grant
US08525567B2 Pipeline circuit, semiconductor device, and pipeline control method 有权
管道电路,半导体器件和管道控制方法

  • Patent Title: Pipeline circuit, semiconductor device, and pipeline control method
  • Patent Title (中): 管道电路,半导体器件和管道控制方法
  • Application No.: US13380006
    Application Date: 2010-04-28
  • Publication No.: US08525567B2
    Publication Date: 2013-09-03
  • Inventor: Atsufumi Shibayama
  • Applicant: Atsufumi Shibayama
  • Applicant Address: JP Tokyo
  • Assignee: NEC Corporation
  • Current Assignee: NEC Corporation
  • Current Assignee Address: JP Tokyo
  • Agency: McGinn IP Law Group, PLLC
  • Priority: JP2009-161813 20090708
  • International Application: PCT/JP2010/003059 WO 20100428
  • International Announcement: WO2011/004532 WO 20110113
  • Main IPC: H03H11/26
  • IPC: H03H11/26
Pipeline circuit, semiconductor device, and pipeline control method
Abstract:
Provided is a pipeline circuit capable of flexibly controlling clock frequencies regardless of whether a pipeline operation by a flow control is stopped or not, without significantly increasing a processing latency even if a clock frequency is decreased, and in response to performance requests for a processing throughput. Among P clocks (P is a positive integer), the phases of which are delayed in the order from a first clock to a P-th clock, for example, among six clocks of P0 to P5, two successive clocks, the phases of which are delayed from each other by a predetermined phase, are allocated to a plurality of stages, for example, five-stage pipeline buffers 32a to 32e, in the order from a previous stage to a subsequent stage, and also are allocated so that one clock signal having an identical phase is shared between two adjacent pipeline buffers.
Information query
Patent Agency Ranking
0/0