Invention Grant
US08526219B2 Enhanced static random access memory stability using asymmetric access transistors and design structure for same
失效
增强的静态随机存取存储稳定性采用非对称存取晶体管和设计结构相同
- Patent Title: Enhanced static random access memory stability using asymmetric access transistors and design structure for same
- Patent Title (中): 增强的静态随机存取存储稳定性采用非对称存取晶体管和设计结构相同
-
Application No.: US13367495Application Date: 2012-02-07
-
Publication No.: US08526219B2Publication Date: 2013-09-03
- Inventor: Aditya Bansal , Ching-Te K. Chuang , Jae-Joon Kim , Shih-Hsien Lo , Rahul M. Rao
- Applicant: Aditya Bansal , Ching-Te K. Chuang , Jae-Joon Kim , Shih-Hsien Lo , Rahul M. Rao
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: Ryan, Mason & Lewis, LLP
- Agent Eustus Dwayne Nelson
- Main IPC: G11C11/00
- IPC: G11C11/00

Abstract:
A memory circuit includes a plurality of bit line structures (each including a true and a complementary bit line), a plurality of word line structures intersecting the plurality of bit line structures to form a plurality of cell locations; and a plurality of cells located at the plurality of cell locations. Each of the cells includes a logical storage element, a first access transistor selectively coupling a given one of the true bit lines to the logical storage element, and a second access transistor selectively coupling a corresponding given one of the complementary bit lines to the logical storage element. One or both of the first and second access transistors are configured with asymmetric current characteristics to enable independent enhancement of READ and WRITE margins. Also included within the 6-T scope are one or more design structures embodied in a machine readable medium, comprising circuits as set forth herein.
Public/Granted literature
Information query