Invention Grant
US08531901B2 Three dimensional NAND type memory device having selective charge pump activation to minimize noise 有权
具有选择性电荷泵激活以使噪声最小化的三维NAND型存储器件

Three dimensional NAND type memory device having selective charge pump activation to minimize noise
Abstract:
A semiconductor memory device comprises a cell array, voltage generation circuits, and a control circuit. The cell array comprises memory cell strings. The voltage generation circuits are arranged below the cell array. Each of the memory cell strings comprises a semiconductor layer, control gates, and memory cell transistors. The semiconductor layer comprises a pair of pillar portions, and a connecting portion. The control gates intersect the pillar portion. The memory cell transistors are formed at intersections of the pillar portion and the control gates. In a write operation and a read operation, the control circuit does not drive voltage generation circuits which give noise to memory cell strings as a write target and a read target, and drives voltage generation circuits which do not give noise to the memory cell strings as the write target and the read target.
Public/Granted literature
Information query
Patent Agency Ranking
0/0