Invention Grant
- Patent Title: Digital hold in a phase-locked loop
- Patent Title (中): 数字保持在锁相环
-
Application No.: US11673819Application Date: 2007-02-12
-
Publication No.: US08532243B2Publication Date: 2013-09-10
- Inventor: Srisai R. Seethamraju , Jerrell P. Hein , Kenneth Kin Wai Wong , Qicheng Yu
- Applicant: Srisai R. Seethamraju , Jerrell P. Hein , Kenneth Kin Wai Wong , Qicheng Yu
- Applicant Address: US TX Austin
- Assignee: Silicon Laboratories Inc.
- Current Assignee: Silicon Laboratories Inc.
- Current Assignee Address: US TX Austin
- Agency: Abel Law Group, LLP
- Main IPC: H03D3/24
- IPC: H03D3/24

Abstract:
A technique that is readily implemented in monolithic integrated circuits includes a method including generating an output clock signal during a presence of a reference clock signal based, at least in part, on a digital control value indicating a phase difference between a feedback signal of a PLL and a reference clock signal. The method includes generating the output clock signal during an absence of the reference clock signal and based, at least in part, on an average digital control word indicating an average value of a number of samples of the digital control value during the presence of the reference clock signal, the number of samples preceding the absence of the reference clock signal by a delay period. The number of samples is selected from a plurality of numbers of samples and the delay period is selected from a plurality of delay periods.
Public/Granted literature
- US20080191762A1 DIGITAL HOLD IN A PHASE-LOCKED LOOP Public/Granted day:2008-08-14
Information query
IPC分类: