Invention Grant
US08541774B2 Hybrid CMOS technology with nanowire devices and double gated planar devices
有权
具有纳米线器件和双门控平面器件的混合CMOS技术
- Patent Title: Hybrid CMOS technology with nanowire devices and double gated planar devices
- Patent Title (中): 具有纳米线器件和双门控平面器件的混合CMOS技术
-
Application No.: US13605076Application Date: 2012-09-06
-
Publication No.: US08541774B2Publication Date: 2013-09-24
- Inventor: Sarunya Bangsaruntip , Josephine B. Chang , Leland Chang , Jeffrey W. Sleight
- Applicant: Sarunya Bangsaruntip , Josephine B. Chang , Leland Chang , Jeffrey W. Sleight
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: Harrington & Smith
- Main IPC: H01L27/06
- IPC: H01L27/06

Abstract:
A substrate includes a first source region and a first drain region each having a first semiconductor layer disposed on a second semiconductor layer and a surface parallel to {110} crystalline planes and opposing sidewall surfaces parallel to the {110} crystalline planes; nanowire channel members suspended by the first source region and the first drain region, where the nanowire channel members include the first semiconductor layer, and opposing sidewall surfaces parallel to {100} crystalline planes and opposing faces parallel to the {110} crystalline planes. The substrate further includes a second source and drain regions having the characteristics of the first source and drain regions, and a single channel member suspended by the second source region and the second drain region and having the same characteristics as the nanowire channel members. A width of the single channel member is at least several times a width of a single nanowire member.
Public/Granted literature
- US20130026451A1 Hybrid CMOS Technology With Nanowire Devices and Double Gated Planar Devices Public/Granted day:2013-01-31
Information query
IPC分类: