Invention Grant
- Patent Title: Three-dimensional (3D) stacked integrated circuit testing
- Patent Title (中): 三维(3D)堆叠集成电路测试
-
Application No.: US12942662Application Date: 2010-11-09
-
Publication No.: US08542030B2Publication Date: 2013-09-24
- Inventor: Chen-Yong Cher , Eren Kursun , Gary W. Maier , Raphael Peter Robertazzi
- Applicant: Chen-Yong Cher , Eren Kursun , Gary W. Maier , Raphael Peter Robertazzi
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: Cantor Colburn LLP
- Agent William Stock
- Main IPC: G01R31/26
- IPC: G01R31/26

Abstract:
Testing of a three-dimensional (3D) integrated circuit includes defining a first group of parts by a region and/or layer on the 3D integrated circuit. The testing further includes applying a first intensity of stress test conditions to the first group of parts. The testing also includes defining a second group of parts by a region and/or layer on the 3D integrated circuit that is different from the first group of parts. The testing further includes and applying a second intensity of stress test conditions to the second group of parts. The second intensity of stress test conditions is greater than the first intensity and is determined by sensitivities identified for each of the first and second group of parts. A determination is made whether the 3D integrated circuit passed the testing based upon results of application of the first and second intensities of stress test conditions.
Public/Granted literature
- US20120112776A1 THREE-DIMENSIONAL (3D) STACKED INTEGRATED CIRCUIT TESTING Public/Granted day:2012-05-10
Information query