Invention Grant
US08542535B2 Controlling select gate voltage during erase to improve endurance in non volatile memory
有权
在擦除期间控制选择栅极电压,以提高非易失性存储器的耐用性
- Patent Title: Controlling select gate voltage during erase to improve endurance in non volatile memory
- Patent Title (中): 在擦除期间控制选择栅极电压,以提高非易失性存储器的耐用性
-
Application No.: US13181750Application Date: 2011-07-13
-
Publication No.: US08542535B2Publication Date: 2013-09-24
- Inventor: Deepanshu Dutta , Jeffrey W Lutze
- Applicant: Deepanshu Dutta , Jeffrey W Lutze
- Applicant Address: US TX Plano
- Assignee: SanDisk Technologies Inc.
- Current Assignee: SanDisk Technologies Inc.
- Current Assignee Address: US TX Plano
- Agency: Vierra Magen Marcus LLP
- Main IPC: G11C11/34
- IPC: G11C11/34 ; G11C16/04

Abstract:
A technique for erasing a non-volatile memory applies a p-well voltage to a substrate and drives select gate voltages to accurately control the select gate voltage to improve write-erase endurance. Source and drain side select gates of a NAND string are driven at levels to optimize endurance. In one approach, the select gates are driven at specific levels throughout an erase operation, in concert with the p-well voltage.
Public/Granted literature
- US20110267888A1 Controlling Select Gate Voltage During Erase To Improve Endurance In Non-Volatile Memory Public/Granted day:2011-11-03
Information query