Invention Grant
- Patent Title: DLL circuit, frequency-multiplication circuit, and semiconductor memory device
- Patent Title (中): DLL电路,倍频电路和半导体存储器件
-
Application No.: US13420866Application Date: 2012-03-15
-
Publication No.: US08542552B2Publication Date: 2013-09-24
- Inventor: Akira Aoki
- Applicant: Akira Aoki
- Applicant Address: JP Tokyo
- Assignee: Kabushiki Kaisha Toshiba
- Current Assignee: Kabushiki Kaisha Toshiba
- Current Assignee Address: JP Tokyo
- Agency: Oblon, Spivak, McClelland, Maier & Neustadt, L.L.P.
- Priority: JP2011-208168 20110922
- Main IPC: G11C8/18
- IPC: G11C8/18 ; H03L7/00 ; H03B19/00

Abstract:
According to one embodiment, there is provided a DLL circuit including a delay chain, a plurality of phase comparators, and a controller. The plurality of phase comparators receive the reference clocks individually and receive respectively the clocks from the delay elements in mutually different stages, among the delay elements of the plurality of stages. The controller simultaneously receives comparison results of the plurality of phase comparators, determines the number of stages that generate the clock of which a phase is synchronized with a phase of the reference clock from among the delay elements of the plurality of stages, and selects the number of output stages from among the delay elements of the plurality of stages based on the determined number of stages so that a delay clock having a demanded delay amount with respect to the reference clock is output.
Public/Granted literature
- US20130077418A1 DLL CIRCUIT, FREQUENCY-MULTIPLICATION CIRCUIT, AND SEMICONDUCTOR MEMORY DEVICE Public/Granted day:2013-03-28
Information query