Invention Grant
- Patent Title: CMOS logic integrated circuit
- Patent Title (中): CMOS逻辑集成电路
-
Application No.: US13421159Application Date: 2012-03-15
-
Publication No.: US08547139B2Publication Date: 2013-10-01
- Inventor: Chikahiro Hori , Akira Takiba
- Applicant: Chikahiro Hori , Akira Takiba
- Applicant Address: JP Tokyo
- Assignee: Kabushiki Kaisha Toshiba
- Current Assignee: Kabushiki Kaisha Toshiba
- Current Assignee Address: JP Tokyo
- Agency: Posz Law Group, PLC
- Priority: JP2011-153101 20110711
- Main IPC: H03K19/0175
- IPC: H03K19/0175 ; H03K19/094 ; H03K19/20 ; H03B1/00 ; H03L5/00

Abstract:
A CMOS logic integrated circuit includes a level shifter and a CMOS logic circuit. The level shifter converts a signal of a first logic level to a signal of a second logic level. The signal of the first logic level changes between a first low potential and a first high potential higher than the first low potential. The signal of the second logic level changes between the first low potential and a second high potential higher than the first high potential. The CMOS logic circuit includes a first N-channel type MOSFET and a second N-channel type MOSFET. The second N-channel type MOSFET is connected in series with the first N-channel type MOSFET. A first signal of the first logic level is input into a gate of the first N-channel type MOSFET. A second signal of the second logic level has an inversion relationship with the first signal.
Public/Granted literature
- US20130015883A1 CMOS LOGIC INTEGRATED CIRCUIT Public/Granted day:2013-01-17
Information query
IPC分类: