Invention Grant
- Patent Title: Systems and methods for 1553 bus operation self checking
- Patent Title (中): 1553总线运行自检的系统和方法
-
Application No.: US13114673Application Date: 2011-05-24
-
Publication No.: US08549389B2Publication Date: 2013-10-01
- Inventor: Kenneth Lee Martin
- Applicant: Kenneth Lee Martin
- Applicant Address: US NJ Morristown
- Assignee: Honeywell International Inc.
- Current Assignee: Honeywell International Inc.
- Current Assignee Address: US NJ Morristown
- Agency: Fogg & Powers LLC
- Main IPC: G06F7/02
- IPC: G06F7/02 ; G01R31/28

Abstract:
Systems and methods for 1553 bus operation self checking are provided. In one embodiment, a fault tolerant computer comprises a self-checking processor pair that includes a master processor, a checking processor, and self-checking pair logic; a 1553 bus transceiver; and a device comprising 1553 self-checking logic coupled between the self-checking processor pair and the 1553 bus transceiver, wherein the 1553 self-checking logic manages data communication between the 1553 bus transceiver and the self-checking processor pair. The 1553 self-checking logic includes a primary logic and a secondary logic that operate in lock-step. When the 1553 self-checking logic writes data to the 1553 bus transceiver, the 1553 self-checking logic compares a first 1553 formatted message generated by the primary logic to a second 1553 formatted message generated by the secondary logic, and generates an error indication when the first 1553 formatted message does not match the second 1553 formatted message.
Public/Granted literature
- US20120304017A1 SYSTEMS AND METHODS FOR 1553 BUS OPERATION SELF CHECKING Public/Granted day:2012-11-29
Information query