Invention Grant
- Patent Title: Methods for cell phasing and placement in dynamic array architecture and implementation of the same
-
Application No.: US13540529Application Date: 2012-07-02
-
Publication No.: US08549455B2Publication Date: 2013-10-01
- Inventor: Jonathan R. Quandt , Scott T. Becker , Dhrumil Gandhi
- Applicant: Jonathan R. Quandt , Scott T. Becker , Dhrumil Gandhi
- Applicant Address: US CA Los Gatos
- Assignee: Tela Innovations, Inc.
- Current Assignee: Tela Innovations, Inc.
- Current Assignee Address: US CA Los Gatos
- Agency: Martine Penilla Group, LLP
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
A semiconductor chip is defined to include a logic block area having a first chip level in which layout features are placed according to a first virtual grate, and a second chip level in which layout features are placed according to a second virtual grate. A rational spatial relationship exists between the first and second virtual grates. A number of cells are placed within the logic block area. Each of the number of cells is defined according to an appropriate one of a number of cell phases. The appropriate one of the number of cell phases causes layout features in the first and second chip levels of a given placed cell to be aligned with the first and second virtual grates as positioned within the given placed cell.
Public/Granted literature
- US20120273841A1 Methods for Cell Phasing and Placement in Dynamic Array Architecture and Implementation of the Same Public/Granted day:2012-11-01
Information query