Invention Grant
US08555237B1 Method and apparatus for design rule violation reporting and visualization
有权
设计规则违规报告和可视化的方法和装置
- Patent Title: Method and apparatus for design rule violation reporting and visualization
- Patent Title (中): 设计规则违规报告和可视化的方法和装置
-
Application No.: US13542424Application Date: 2012-07-05
-
Publication No.: US08555237B1Publication Date: 2013-10-08
- Inventor: Pardeep Juneja , Om Kanwar , Harindranath Parameswaran
- Applicant: Pardeep Juneja , Om Kanwar , Harindranath Parameswaran
- Applicant Address: US CA San Jose
- Assignee: Cadence Design Systems, Inc.
- Current Assignee: Cadence Design Systems, Inc.
- Current Assignee Address: US CA San Jose
- Agency: Kenyon & Kenyon LLP
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
An apparatus and method for reporting design rule violations of an integrated circuit design includes collecting data from a design rule checker module, processing the data, and displaying design rule violations onto the layout. The display of the design rule violations may be interactive by including hypertext links to specifications, text bubbles with violation explanations, measurements, highlighting areas of the layout corresponding to a particular rule, and providing hierarchically expandable nodes for constraint violations in a browser.
Information query