Invention Grant
US08575613B2 Implementing vertical signal repeater transistors utilizing wire vias as gate nodes
失效
利用线通孔作为栅极节点实现垂直信号中继器晶体管
- Patent Title: Implementing vertical signal repeater transistors utilizing wire vias as gate nodes
- Patent Title (中): 利用线通孔作为栅极节点实现垂直信号中继器晶体管
-
Application No.: US13686027Application Date: 2012-11-27
-
Publication No.: US08575613B2Publication Date: 2013-11-05
- Inventor: Karl R. Erickson , Phil C. Paone , David P. Paulsen , John E. Sheets, II , Gregory J. Uhlmann , Kelly L. Williams
- Applicant: International Business Machines Corporation
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agent Joan Pennington
- Main IPC: H01L29/10
- IPC: H01L29/10

Abstract:
A method and structures are provided for implementing vertical transistors utilizing wire vias as gate nodes. The vertical transistors are high performance transistors fabricated up in the stack between the planes of the global signal routing wire, for example, used as vertical signal repeater transistors. An existing via or a supplemental vertical via between wire planes provides both an electrical connection and the gate node of the novel vertical transistor.
Public/Granted literature
- US20130082268A1 IMPLEMENTING VERTICAL SIGNAL REPEATER TRANSISTORS UTILIZING WIRE VIAS AS GATE NODES Public/Granted day:2013-04-04
Information query
IPC分类: