Invention Grant
- Patent Title: Shared bit line SMT MRAM array with shunting transistors between bit lines
-
Application No.: US13887288Application Date: 2013-05-04
-
Publication No.: US08576618B2Publication Date: 2013-11-05
- Inventor: Hsu-Kai Yang , Yutaka Nakamura , John Debrosse
- Applicant: MagIC Technologies, Inc. , International Business Machines Corporation
- Applicant Address: US CA Milpitas US NY Yorktown Heghts
- Assignee: MagIC Technologies, Inc.,International Business Machines Corporation
- Current Assignee: MagIC Technologies, Inc.,International Business Machines Corporation
- Current Assignee Address: US CA Milpitas US NY Yorktown Heghts
- Agency: Saile Ackerman LLC
- Agent Stephen B. Ackerman; Billy Knowles
- Main IPC: G11C11/00
- IPC: G11C11/00

Abstract:
An array of rows and columns of SMT MRAM cells has each of the columns associated with one of its adjacent columns. Each of the SMT MRAM cells of the column is connected to a true data bit line and each of the SMT MRAM cells of the associated pair of columns is connected to a shared complement data bit line. A shunting switch device is connected between each of the true data bit lines and the shared complement data bit line for selectively connecting one of the true data bit lines to the shared complement data bit line to effectively reduce the resistance of the complement data bit line and to eliminate program disturb effects in adjacent non-selected columns of the SMT MRAM cells.
Public/Granted literature
- US20130250673A1 Shared Bit Line SMT MRAM Array with Shunting Transistors Between Bit Lines Public/Granted day:2013-09-26
Information query