Invention Grant
- Patent Title: High-level language code sequence optimization for implementing programmable chip designs
- Patent Title (中): 实现可编程芯片设计的高级语言代码序列优化
-
Application No.: US12966882Application Date: 2010-12-13
-
Publication No.: US08578356B1Publication Date: 2013-11-05
- Inventor: Jeffrey Orion Pritchard , Jarrod Colin James Blackburn , David James Lau , Philippe Molson , James L. Ball , Jesse Kempa
- Applicant: Jeffrey Orion Pritchard , Jarrod Colin James Blackburn , David James Lau , Philippe Molson , James L. Ball , Jesse Kempa
- Applicant Address: US CA San Jose
- Assignee: Altera Corporation
- Current Assignee: Altera Corporation
- Current Assignee Address: US CA San Jose
- Agency: Kwan & Olynick LLP
- Main IPC: G06F9/45
- IPC: G06F9/45 ; G06F12/00

Abstract:
Methods and apparatus are provided for implementing a programmable chip using a high-level language. Code sequences such as high-level language software critical loops are converted into read/transform/write (RXW) processes with buffer based flow control between the processes. Having separate read and write processes allows an arbitrary number of sequential reads/writes to occur in any order, subject to buffer size, allowing bursting/sequential transactions that are more efficient than random accesses.
Information query