Invention Grant
US08595668B1 Circuits and methods for efficient clock and data delay configuration for faster timing closure
有权
高效的时钟和数据延迟配置的电路和方法,可实现更快的时序收敛
- Patent Title: Circuits and methods for efficient clock and data delay configuration for faster timing closure
- Patent Title (中): 高效的时钟和数据延迟配置的电路和方法,可实现更快的时序收敛
-
Application No.: US13627054Application Date: 2012-09-26
-
Publication No.: US08595668B1Publication Date: 2013-11-26
- Inventor: Anuj Soni , Vinaya Gudeangadi
- Applicant: LSI Corporation
- Applicant Address: US CA San Jose
- Assignee: LSI Corporation
- Current Assignee: LSI Corporation
- Current Assignee Address: US CA San Jose
- Agency: Ryan, Mason & Lewis, LLP
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
Systems and methods are provided for designing integrated circuits using configurable delay cell (CDC) circuits that serve to expedite timing closure for an integrated circuit (IC) design by eliminating the need to iteratively repeat various design steps such as placement, signal distribution network synthesis, and routing. CDC circuits include footprint compatible circuits having different delay characteristics, which may be included as part of a standard cell library for designing integrated circuits. A CDC circuit can be used in an IC design to add a desired delay to a given clock path or data path, and then replaced with another footprint compatible CDC circuit to increase or decrease the delay in the given clock or data path to meet one or more timing requirements and achieve timing closure without having to repeat placement, signal distribution network synthesis or routing steps.
Information query