Invention Grant
- Patent Title: Semiconductor memory asynchronous pipeline
-
Application No.: US13327154Application Date: 2011-12-15
-
Publication No.: US08601231B2Publication Date: 2013-12-03
- Inventor: Ian Mes
- Applicant: Ian Mes
- Applicant Address: CA Ottawa, Ontario
- Assignee: MOSAID Technologies Incorporated
- Current Assignee: MOSAID Technologies Incorporated
- Current Assignee Address: CA Ottawa, Ontario
- Agency: Conley Rose, P.C.
- Agent J. Robert Brown, Jr.
- Priority: CA2233789 19980401
- Main IPC: G06F12/00
- IPC: G06F12/00 ; G06F1/12 ; G06F1/00 ; G11C8/00 ; G11C8/16

Abstract:
An asynchronously pipelined SDRAM has separate pipeline stages that are controlled by asynchronous signals. Rather than using a clock signal to synchronize data at each stage, an asynchronous signal is used to latch data at every stage. The asynchronous control signals are generated within the chip and are optimized to the different latency stages. Longer latency stages require larger delays elements, while shorter latency states require shorter delay elements. The data is synchronized to the clock at the end of the read data path before being read out of the chip. Because the data has been latched at each pipeline stage, it suffers from less skew than would be seen in a conventional wave pipeline architecture. Furthermore, since the stages are independent of the system clock, the read data path can be run at any CAS latency as long as the re-synchronizing output is built to support it.
Public/Granted literature
- US20120144131A1 SEMICONDUCTOR MEMORY ASYNCHRONOUS PIPELINE Public/Granted day:2012-06-07
Information query