Invention Grant
US08607000B2 Efficient cache allocation by optimizing size and order of allocate commands based on bytes required by CPU
有权
通过根据CPU所需的字节优化分配命令的大小和顺序,实现高效的缓存分配
- Patent Title: Efficient cache allocation by optimizing size and order of allocate commands based on bytes required by CPU
- Patent Title (中): 通过根据CPU所需的字节优化分配命令的大小和顺序,实现高效的缓存分配
-
Application No.: US13243411Application Date: 2011-09-23
-
Publication No.: US08607000B2Publication Date: 2013-12-10
- Inventor: Abhijeet Ashok Chachad , Roger Kyle Castille , Joseph Raymond Michael Zbiciak , Dheera Balasubramanian
- Applicant: Abhijeet Ashok Chachad , Roger Kyle Castille , Joseph Raymond Michael Zbiciak , Dheera Balasubramanian
- Applicant Address: US TX Dallas
- Assignee: Texas Instruments Incorporated
- Current Assignee: Texas Instruments Incorporated
- Current Assignee Address: US TX Dallas
- Agent Robert D. Marshall, Jr.; Wade James Brady, III; Frederick J. Telecky, Jr.
- Main IPC: G06F12/04
- IPC: G06F12/04 ; G06F12/12

Abstract:
This invention is a data processing system having a multi-level cache system. The multi-level cache system includes at least first level cache and a second level cache. Upon a cache miss in both the at least one first level cache and the second level cache the data processing system evicts and allocates a cache line within the second level cache. The data processing system determine from the miss address whether the request falls within a low half or a high half of the allocated cache line. The data processing system first requests data from external memory of the miss half cache line. Upon receipt data is supplied to the at least one first level cache and the CPU. The data processing system then requests data from external memory for the other half of the second level cache line.
Public/Granted literature
Information query