Invention Grant
US08619937B2 Integrated CMOS clock generator with a self-biased phase locked loop circuit
有权
具有自偏置锁相环电路的集成CMOS时钟发生器
- Patent Title: Integrated CMOS clock generator with a self-biased phase locked loop circuit
- Patent Title (中): 具有自偏置锁相环电路的集成CMOS时钟发生器
-
Application No.: US11305556Application Date: 2005-12-16
-
Publication No.: US08619937B2Publication Date: 2013-12-31
- Inventor: Joern Naujokat
- Applicant: Joern Naujokat
- Applicant Address: DE Freising
- Assignee: Texas Instruments Deutschland GmbH
- Current Assignee: Texas Instruments Deutschland GmbH
- Current Assignee Address: DE Freising
- Agent Alan A. R. Cooper; W. James Brady, III; Frederick J. Telecky, Jr.
- Priority: DE102004062209 20041223; DE102005007310 20050217
- Main IPC: H03D3/24
- IPC: H03D3/24

Abstract:
An integrated CMOS clock generator with a self-biased phase locked loop circuit comprises a phase-frequency detector with a reference signal input, a feedback signal input and an output. A first charge pump of the clock generator has an input connected to the output of the phase-frequency detector and an output that supplies a control voltage. A loop capacitor is connected to the output of the first charge pump. The clock generator further has a second charge pump with an input connected to the output of the phase-frequency detector and an output. In particular, the clock generator has two oscillator blocks.
Public/Granted literature
- US20060140325A1 Integrated CMOS clock generator with a self-biased phase locked loop circuit Public/Granted day:2006-06-29
Information query
IPC分类: