Invention Grant
- Patent Title: Method and apparatus for reducing read disturb in memory
-
Application No.: US12878299Application Date: 2010-09-09
-
Publication No.: US08625343B2Publication Date: 2014-01-07
- Inventor: Chung-Hsiung Hung , Shuo-Nan Hung , Tseng-Yi Liu
- Applicant: Chung-Hsiung Hung , Shuo-Nan Hung , Tseng-Yi Liu
- Applicant Address: TW Hsinchu
- Assignee: Macronix International Co., Ltd.
- Current Assignee: Macronix International Co., Ltd.
- Current Assignee Address: TW Hsinchu
- Agency: Haynes Beffel & Wolfeld LLP
- Agent Kenta Suzue
- Main IPC: G11C11/34
- IPC: G11C11/34 ; G11C16/04

Abstract:
Various aspects of a NAND memory include a control circuit that applies a read bias arrangement to a plurality of word lines to read a selected data value stored on a plurality of memory cells by measuring current flowing between the first end and the second end of the series of memory cells. The read bias arrangement is applied to word lines of the plurality of word lines applies only word line voltages less than a second maximum of a second threshold voltage distribution.
Public/Granted literature
- US20120063236A1 Method and Apparatus for Reducing Read Disturb in Memory Public/Granted day:2012-03-15
Information query