Invention Grant
US08627010B2 Write-through cache optimized for dependence-free parallel regions 有权
针对无依赖并行区域优化的直写缓存

Write-through cache optimized for dependence-free parallel regions
Abstract:
An apparatus and computer program product for improving performance of a parallel computing system. A first hardware local cache controller associated with a first local cache memory device of a first processor detects an occurrence of a false sharing of a first cache line by a second processor running the program code and allows the false sharing of the first cache line by the second processor. The false sharing of the first cache line occurs upon updating a first portion of the first cache line in the first local cache memory device by the first hardware local cache controller and subsequent updating a second portion of the first cache line in a second local cache memory device by a second hardware local cache controller.
Public/Granted literature
Information query
Patent Agency Ranking
0/0