Invention Grant
- Patent Title: Decoding device and decoding method
- Patent Title (中): 解码设备和解码方法
-
Application No.: US13254747Application Date: 2010-03-04
-
Publication No.: US08627168B2Publication Date: 2014-01-07
- Inventor: Toshihiko Okamura
- Applicant: Toshihiko Okamura
- Applicant Address: JP Tokyo
- Assignee: NEC Corporation
- Current Assignee: NEC Corporation
- Current Assignee Address: JP Tokyo
- Agency: Sughrue Mion, PLLC
- Priority: JP2009-061184 20090313
- International Application: PCT/JP2010/001501 WO 20100304
- International Announcement: WO2010/103757 WO 20100916
- Main IPC: H03M13/00
- IPC: H03M13/00

Abstract:
A multistage difference cyclic permutation unit (106) for performing multistage cyclic permutation, an address administration unit (104) for administering addresses of the cumulative LLR memory (101), a received value arrangement unit (103) for generating records during writing of received values to the cumulative LLR memory (101), and a control unit (110) for generating parameters to control each unit from information of a parity check matrix and the current cyclic permutation size are prepared. The address administration unit (104) controls reading/writing addresses of the cumulative LLR memory (101) based on a reading start address from the cumulative LLR memory (101) corresponding to the column block. After the start of reading of a column block, the control unit (110) generates a reading start address in the next decoding of the column block and stores it into the address administration unit (104). In this manner, a device configuration capable of reducing a device size of a decoding device for pseudo-cyclic LDPC codes composed of cyclic permutation matrix blocks with a fixed degree of parallelism and an arbitrary cyclic permutation size is provided.
Public/Granted literature
- US20110320912A1 DECODING DEVICE AND DECODING METHOD Public/Granted day:2011-12-29
Information query
IPC分类: