Invention Grant
- Patent Title: Parallel viterbi decoder with end-state information passing
- Patent Title (中): 具有终端状态信息传递的并行维特比解码器
-
Application No.: US12565817Application Date: 2009-09-24
-
Publication No.: US08638886B2Publication Date: 2014-01-28
- Inventor: Runsheng He
- Applicant: Runsheng He
- Applicant Address: CN Hong Kong
- Assignee: Credo Semiconductor (Hong Kong) Limited
- Current Assignee: Credo Semiconductor (Hong Kong) Limited
- Current Assignee Address: CN Hong Kong
- Agency: Krueger Iselin LLP
- Main IPC: H03M13/03
- IPC: H03M13/03 ; H04L27/06

Abstract:
A parallel implementation of the Viterbi decoder becomes more efficient when it employs end-state information passing as disclosed herein. The improved efficiency enables the usage of less area and/or provides the capacity to handle higher data rates within a given heat budget. In at least some embodiments, a decoder chip employs multiple decoders that operate in parallel on a stream of overlapping data blocks, using add-compare-select operations, to obtain a sequence of state metrics representing a most likely path to each state. Each decoder passes information indicative of a selected end-state for a decoder operating on a preceding data block. Each decoder in turn receives, from a decoder operating on a subsequent data block, the information indicative of the selected end-state. The end-state information eliminates any need for post-data processing, thereby abbreviating the decoding process.
Public/Granted literature
- US20110069791A1 Parallel Viterbi Decoder with End-State Information Passing Public/Granted day:2011-03-24
Information query
IPC分类: