Invention Grant
US08639855B2 Information collection and storage for single core chips to 'N core chips
有权
信息采集和存储为单核芯片的N核心芯片
- Patent Title: Information collection and storage for single core chips to 'N core chips
- Patent Title (中): 信息采集和存储为单核芯片的N核心芯片
-
Application No.: US12254261Application Date: 2008-10-20
-
Publication No.: US08639855B2Publication Date: 2014-01-28
- Inventor: Michael W. Harper , Larry S. Leitner , Mack W. Riley
- Applicant: Michael W. Harper , Larry S. Leitner , Mack W. Riley
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: Greg Goshorn, P.C.
- Agent Matthew B. Talpis; Gregory K. Goshorn
- Main IPC: G06F3/00
- IPC: G06F3/00 ; G06F5/00 ; G06F13/12 ; G06F11/00 ; G11C29/00 ; G01R31/28 ; G05B9/02 ; H01L29/10 ; G06F17/40

Abstract:
Provided is a method for the collection and storage of information related to the operation of a chip module. The disclosed technology provides a chip data collection and storage controller. In one embodiment, a chip module is provided with a stand-alone memory that records information relevant to potential debugging operations. The stand-alone memory is on the same chip module as the chip die but is not part of the chip die. A data bus is provided between the chip module and the memory. In addition, the memory has I/O access so that information can be accessed in the event that the chip module cannot be accessed. Stored information includes, but is not limited to, environmental conditions, performance information, errors, time usage, run time, number of power on cycles, the highest temperature experience by the chip, wafer and x, y data, manufacturing info, FIR errors, and PRSO, SRAM PSRO values.
Public/Granted literature
- US20100100357A1 Information Collection and Storage for Single Core Chips to 'N Core Chips Public/Granted day:2010-04-22
Information query