Invention Grant
- Patent Title: Tracer configuration and enablement by reset microcode
- Patent Title (中): 示踪器配置和启用复位微码
-
Application No.: US13293268Application Date: 2011-11-10
-
Publication No.: US08639919B2Publication Date: 2014-01-28
- Inventor: G. Glenn Henry , Jason Chen
- Applicant: G. Glenn Henry , Jason Chen
- Applicant Address: TW New Taipei
- Assignee: VIA Technologies, Inc.
- Current Assignee: VIA Technologies, Inc.
- Current Assignee Address: TW New Taipei
- Agent E. Alan Davis; James W. Huffman
- Main IPC: G06F9/00
- IPC: G06F9/00 ; G06F9/24 ; G06F9/44 ; G06F15/177

Abstract:
A microprocessor is provided with a reset logic flag and corresponding reset microcode that selectively enables the reset microcode to set up and enable debug logic before the microprocessor subsequently fetches and executes user instructions. When the reset logic flag is set to a debug mode, the reset microcode configures and enables the microprocessor's debug logic before the microprocessor subsequently fetches and executes user instructions. When the reset logic flag is set to a normal mode, the reset microcode refrains from configuring and enabling the microprocessor's debug logic. The reset logic flag is indicated by an alterable fuse or a debugger-programmable scan register. Debug configuration initialization values are also provided by several alternative structures, including the reset microcode itself, alterable fuses, and debugger-programmable scan registers. Corresponding methods are also provided for configuring the debug logic of a microprocessor.
Public/Granted literature
- US20120185681A1 TRACER CONFIGURATION AND ENABLEMENT BY RESET MICROCODE Public/Granted day:2012-07-19
Information query