Invention Grant
- Patent Title: Structure and method for bump to landing trace ratio
- Patent Title (中): 撞击到达轨迹比的结构和方法
-
Application No.: US13426386Application Date: 2012-03-21
-
Publication No.: US08643196B2Publication Date: 2014-02-04
- Inventor: Chen-Hua Yu , Tin-Hao Kuo , Chen-Shien Chen , Mirng-Ji Lii , Sheng-Yu Wu , Yen-Liang Lin
- Applicant: Chen-Hua Yu , Tin-Hao Kuo , Chen-Shien Chen , Mirng-Ji Lii , Sheng-Yu Wu , Yen-Liang Lin
- Applicant Address: TW Hsin-Chu
- Assignee: Taiwan Semiconductor manufacturing Company, Ltd.
- Current Assignee: Taiwan Semiconductor manufacturing Company, Ltd.
- Current Assignee Address: TW Hsin-Chu
- Agency: Haynes and Boone, LLP
- Main IPC: H01L23/48
- IPC: H01L23/48 ; H01L23/52 ; H01L29/40

Abstract:
The present disclosure provides an integrated circuit. The integrated circuit includes an interconnect structure formed on a substrate; a landing metal trace formed on the interconnect structure and coupled to the interconnect structure, wherein the landing metal trace includes a first width T defined in a first direction; and a metal bump post formed on and aligned with the landing metal trace, wherein the metal bump post includes a second width U defined in the first direction, and the second width U is greater than the first width T.
Public/Granted literature
- US20130026614A1 STRUCTURE AND METHOD FOR BUMP TO LANDING TRACE RATIO Public/Granted day:2013-01-31
Information query
IPC分类: