Invention Grant
US08648632B2 Digital PLL circuit, semiconductor integrated circuit, and display apparatus
有权
数字PLL电路,半导体集成电路和显示装置
- Patent Title: Digital PLL circuit, semiconductor integrated circuit, and display apparatus
- Patent Title (中): 数字PLL电路,半导体集成电路和显示装置
-
Application No.: US13313638Application Date: 2011-12-07
-
Publication No.: US08648632B2Publication Date: 2014-02-11
- Inventor: Hiroki Mouri , Kouji Okamoto , Fumiaki Senoue
- Applicant: Hiroki Mouri , Kouji Okamoto , Fumiaki Senoue
- Applicant Address: JP Osaka
- Assignee: Panasonic Corporation
- Current Assignee: Panasonic Corporation
- Current Assignee Address: JP Osaka
- Agency: McDermott Will & Emery LLP
- Priority: JP2009-139448 20090610
- Main IPC: H03L7/06
- IPC: H03L7/06

Abstract:
In a digital PLL circuit, a phase comparison circuit counts the numbers of transitions of a reference clock and an oscillation clock, sets a time taken until the number of transitions of the reference clock reaches a reference count value as a phase comparison time period, and detects, as a phase error value, a difference between a target count value, obtained based on a magnification value of a desired oscillating frequency with respect to the frequency of the reference clock and the reference count value, and the number of transitions of the oscillation clock in the phase comparison time period. A smoothing circuit smoothes the phase error value. A digitally-controlled oscillation circuit controls the frequency of the oscillation clock in accordance with the phase error value smoothed by the smoothing circuit.
Public/Granted literature
- US20120081339A1 DIGITAL PLL CIRCUIT, SEMICONDUCTOR INTEGRATED CIRCUIT, AND DISPLAY APPARATUS Public/Granted day:2012-04-05
Information query