Invention Grant
- Patent Title: Memory element circuitry with reduced oxide definition width
- Patent Title (中): 具有降低氧化物界定宽度的存储元件电路
-
Application No.: US13072530Application Date: 2011-03-25
-
Publication No.: US08649209B1Publication Date: 2014-02-11
- Inventor: Jun Liu , Qi Xiang
- Applicant: Jun Liu , Qi Xiang
- Applicant Address: US CA San Jose
- Assignee: Altera Corporation
- Current Assignee: Altera Corporation
- Current Assignee Address: US CA San Jose
- Agency: Treyz Law Group
- Agent Jason Tsai
- Main IPC: G11C11/00
- IPC: G11C11/00

Abstract:
Integrated circuits with memory circuitry are provided. The memory circuitry may include memory cell transistors and associated pass transistors. The memory cell transistors and the pass transistors may be formed using multiple strips of oxide definition (OD) regions coupled in parallel. The multiple OD strips may have reduced widths. The ratio of the distance from adjacent OD strips to a given OD strip to the width of the given OD strip may be at least 0.5. Forming memory circuitry transistors using this multi-strip arrangement may provide increased levels of stress that improve transistor performance. Each OD strip may have a reduced width that still satisfies fabrication design rules. Forming OD regions having reduced width allows the pass transistors to be overdriven at higher voltage levels to further improve transistor performance.
Information query