Invention Grant
- Patent Title: Interface logic for a multi-core system-on-a-chip (SoC)
- Patent Title (中): 多核系统芯片(SoC)的接口逻辑
-
Application No.: US12639258Application Date: 2009-12-16
-
Publication No.: US08650629B2Publication Date: 2014-02-11
- Inventor: Ramana Rachakonda , Lance E. Hacking , Mahesh K. Reddy , Lori R. Borger , Chee Hak Teh , Pawitter P. Bhatia , John P. Lee
- Applicant: Ramana Rachakonda , Lance E. Hacking , Mahesh K. Reddy , Lori R. Borger , Chee Hak Teh , Pawitter P. Bhatia , John P. Lee
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Trop, Pruner & Hu, P.C.
- Main IPC: G06F21/22
- IPC: G06F21/22

Abstract:
In one embodiment, the present invention includes a system-on-a-chip (SoC) with first and second cores, interface logic coupled to the cores, chipset logic coupled to the interface logic, and a virtual firewall logic coupled between the chipset logic and the second core. The interface logic may include a firewall logic, a bus logic, and a test logic, and the chipset logic may include a memory controller to provide for communication with a memory coupled to the SoC. In some system implementations, both during test operations and functional operations, the second core can be disabled during normal operation to provide for a single core SoC, enabling greater flexibility of use of the SoC in many different implementations. Other embodiments are described and claimed.
Public/Granted literature
- US20110145909A1 Interface Logic For A Multi-Core System-On-A-Chip (SoC) Public/Granted day:2011-06-16
Information query