Invention Grant
US08656326B1 Sequential clock gating using net activity and XOR technique on semiconductor designs including already gated pipeline design 有权
使用网络活动和XOR技术的半导体设计的连续时钟门控,包括已经选通的管道设计

  • Patent Title: Sequential clock gating using net activity and XOR technique on semiconductor designs including already gated pipeline design
  • Patent Title (中): 使用网络活动和XOR技术的半导体设计的连续时钟门控,包括已经选通的管道设计
  • Application No.: US13766017
    Application Date: 2013-02-13
  • Publication No.: US08656326B1
    Publication Date: 2014-02-18
  • Inventor: Solaiman RahimMohammad H. Movahed-Ezazi
  • Applicant: Atrenta, Inc.
  • Applicant Address: US CA San Jose
  • Assignee: Atrenta, Inc.
  • Current Assignee: Atrenta, Inc.
  • Current Assignee Address: US CA San Jose
  • Agent Thomas Schneck; Mark Protsik
  • Main IPC: G06F17/50
  • IPC: G06F17/50 G06F9/455
Sequential clock gating using net activity and XOR technique on semiconductor designs including already gated pipeline design
Abstract:
The circuit design process requires ways to reduce the power consumption of large integrated circuits and system-on-chip designs. This is typically done by introducing a process of clock gating thereby enabling or disabling flip-flops associated with specific functional blocks within the circuit. However, such changes in the circuit require synthesis and verification to ensure correctness of design and operation as sequential clock gating changes the state function dynamically. It is therefore necessary to define synthesis methods adapted to such dynamic changes in the design. According to an embodiment a sequential clock gating method uses an exclusive-OR technique to overcome the deficiencies of the prior art methods.
Information query
Patent Agency Ranking
0/0