Invention Grant
US08664072B2 Source and drain architecture in an active region of a P-channel transistor by tilted implantation
有权
通过倾斜植入在P沟道晶体管的有源区域中的源极和漏极结构
- Patent Title: Source and drain architecture in an active region of a P-channel transistor by tilted implantation
- Patent Title (中): 通过倾斜植入在P沟道晶体管的有源区域中的源极和漏极结构
-
Application No.: US13483759Application Date: 2012-05-30
-
Publication No.: US08664072B2Publication Date: 2014-03-04
- Inventor: Thilo Scheiper
- Applicant: Thilo Scheiper
- Applicant Address: KY Grand Cayman
- Assignee: GLOBALFOUNDRIES Inc.
- Current Assignee: GLOBALFOUNDRIES Inc.
- Current Assignee Address: KY Grand Cayman
- Agency: Amerson Law Firm, PLLC
- Main IPC: H01L21/336
- IPC: H01L21/336

Abstract:
In sophisticated P-channel transistors, which may frequently suffer from a pronounced surface topography of the active regions with respect to the surrounding isolation regions, superior performance may be achieved by using a tilted implantation upon forming the deep drain and source regions, preferably with the tilt angle of 20 degrees or less, thereby substantially avoiding undue lateral dopant penetration into sensitive channel areas.
Public/Granted literature
- US20130320409A1 SOURCE AND DRAIN ARCHITECTURE IN AN ACTIVE REGION OF A P-CHANNEL TRANSISTOR BY TILTED IMPLANTATION Public/Granted day:2013-12-05
Information query
IPC分类: