Invention Grant
- Patent Title: Functional unit for vector integer multiply add instruction
- Patent Title (中): 矢量整数乘法加法指令的功能单位
-
Application No.: US12890497Application Date: 2010-09-24
-
Publication No.: US08667042B2Publication Date: 2014-03-04
- Inventor: Jeff Wiedemeier , Sridhar Samudrala , Roger Golliver
- Applicant: Jeff Wiedemeier , Sridhar Samudrala , Roger Golliver
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Blakely, Sokoloff, Taylor & Zafman LLP
- Main IPC: G06F7/38
- IPC: G06F7/38 ; G06F15/00 ; G06F15/76

Abstract:
A vector functional unit implemented on a semiconductor chip to perform vector operations of dimension N is described. The vector functional unit includes N functional units. Each of the N functional units have logic circuitry to perform: a first integer multiply add instruction that presents highest ordered bits but not lowest ordered bits of a first integer multiply add calculation, and, a second integer multiply add instruction that presents lowest ordered bits but not highest ordered bits of a second integer multiply add calculation.
Public/Granted literature
- US20120078992A1 FUNCTIONAL UNIT FOR VECTOR INTEGER MULTIPLY ADD INSTRUCTION Public/Granted day:2012-03-29
Information query