Invention Grant
- Patent Title: Reducing weak-erase type read disturb in 3D non-volatile memory
-
Application No.: US13364518Application Date: 2012-02-02
-
Publication No.: US08670285B2Publication Date: 2014-03-11
- Inventor: Yingda Dong , Man L Mui , Hitoshi Miwa
- Applicant: Yingda Dong , Man L Mui , Hitoshi Miwa
- Applicant Address: US TX Plano
- Assignee: SanDisk Technologies Inc.
- Current Assignee: SanDisk Technologies Inc.
- Current Assignee Address: US TX Plano
- Agency: Vierra Magen Marcus LLP
- Main IPC: G11C7/02
- IPC: G11C7/02

Abstract:
A read process for a 3D stacked memory device provides an optimum level of channel boosting for unselected memory strings, to repress both normal and weak-erase types of read disturbs. The channel is boosted by controlling of voltages of bit lines (Vbl), drain-side select gates (Vsgd_unsel), source-side select gates (Vsgs_unsel), a selected level (word line layer) of the memory device (Vcg_sel), and unselected levels of the memory device (Vcg_unsel). A channel can be boosted by initially making the drain-side and source-side select gates non-conductive, to allow capacitive coupling from an increasing Vcg_unsel. The drain-side and/or source-side select gates are then made conductive by raising Vsgd_unsel and/or Vsgs_unsel, interrupting the boosting. Additionally boosting can occur by making the drain-side and/or source-side select gates non-conductive again while Vcg_unsel is still increasing. Or, the channel can be driven at Vbl. Two-step boosting drives the channel at Vbl, then provides boosting by capacitive coupling.
Public/Granted literature
- US20130201760A1 Reducing Weak-Erase Type Read Disturb In 3D Non-Volatile Memory Public/Granted day:2013-08-08
Information query