Invention Grant
- Patent Title: Edge selection techniques for correcting clock duty cycle
- Patent Title (中): 用于校正时钟占空比的边沿选择技术
-
Application No.: US13947224Application Date: 2013-07-22
-
Publication No.: US08686764B2Publication Date: 2014-04-01
- Inventor: John F. Bulzacchelli , Ankur Agrawal
- Applicant: International Business Machines Corporation
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: Ryan, Mason & Lewis, LLP
- Agent Anne V. Dougherty
- Main IPC: H03B1/00
- IPC: H03B1/00

Abstract:
Circuits and methods are provided for generating clock signals and correcting duty cycle distortion in clock signals. A circuit for generating a clock signal includes a multiplexer circuit and an edge-triggered flip-flop circuit. The multiplexer circuit selectively outputs one of a plurality of input clock signals. The edge-triggered flip-flop detects a transitioning edge of the input clock signal that is selectively output from the multiplexer circuit, and in response to the detection, samples a logic level of a received data signal, and generates a transition of an output clock signal at an output port of the edge-triggered flip-flop. The multiplexer circuit selectively outputs one of the plurality of input clock signals to a clock signal port of the edge-triggered flip-flop, based on a logic level of the output clock signal at the output port of the edge-triggered flip-flop, which is input to a select control port of the multiplexer circuit.
Public/Granted literature
- US20130300481A1 EDGE SELECTION TECHNIQUES FOR CORRECTING CLOCK DUTY CYCLE Public/Granted day:2013-11-14
Information query