Invention Grant
US08717215B2 Method and apparatus for improving the performance of a DAC switch array
有权
用于提高DAC开关阵列性能的方法和装置
- Patent Title: Method and apparatus for improving the performance of a DAC switch array
- Patent Title (中): 用于提高DAC开关阵列性能的方法和装置
-
Application No.: US13474743Application Date: 2012-05-18
-
Publication No.: US08717215B2Publication Date: 2014-05-06
- Inventor: Dai Dai
- Applicant: Dai Dai
- Applicant Address: US CA Carlsbad
- Assignee: Tensorcom, Inc.
- Current Assignee: Tensorcom, Inc.
- Current Assignee Address: US CA Carlsbad
- Agency: Tyrean Patent Prosecution Law Firm
- Agent Thaddeus Gabara
- Main IPC: H03M1/78
- IPC: H03M1/78

Abstract:
One of the critical design parameters occurs when a digital signal is converted into an analog signal. As the supply voltage drops to less than 2 times of threshold voltage to reduce leakage and save power, generating a relative large swing with a resistor-ladder DAC becomes more difficult. For a 5 bit DAC, 32 sub-arrays are used to select the appropriate voltage from the series coupled resistor network. Each sub-array uses p-channel transistors where the sub-array extracting the lowest voltage 700 mV only has a 100 mV of gate to source voltage. To compensate for the reduced gate to source voltage, the sub-arrays are partitioned into four groups. In each group, the p-channel width is increased from 2 um to 5 um, as the tap voltage drops from 1.2 V to 0.7 V. This allows the p-channel transistor with a small gate to source voltage to have a larger width thereby improving performance.
Public/Granted literature
- US20130307614A1 Method and Apparatus for Improving the Performance of a DAC Switch Array Public/Granted day:2013-11-21
Information query
IPC分类: