Invention Grant
- Patent Title: Semiconductor memory device
- Patent Title (中): 半导体存储器件
-
Application No.: US13195417Application Date: 2011-08-01
-
Publication No.: US08717801B2Publication Date: 2014-05-06
- Inventor: Hiroshi Maejima , Koji Hosono
- Applicant: Hiroshi Maejima , Koji Hosono
- Applicant Address: JP Tokyo
- Assignee: Kabushiki Kaisha Toshiba
- Current Assignee: Kabushiki Kaisha Toshiba
- Current Assignee Address: JP Tokyo
- Agency: Oblon, Spivak, McClelland, Maier & Neustadt, L.L.P.
- Priority: JP2010-179893 20100811
- Main IPC: G11C11/00
- IPC: G11C11/00

Abstract:
A memory-cell array that includes a first line, a second line intersecting the first line, and a memory cell including a variable resistive element provided in the intersection of the first and the second lines; a data-write unit configured to apply a voltage pulse to the memory cell through the first and the second lines, the voltage pulse to set and/or reset data; and a detector unit configured to compare a cell current that flows through the memory cell by the voltage pulse at the time of setting and/or resetting the data with a reference current generated from the initial value of the cell current, and to control the data-write unit in accordance with a result of comparison.
Public/Granted literature
- US20120039110A1 SEMICONDUCTOR MEMORY DEVICE Public/Granted day:2012-02-16
Information query