Invention Grant
- Patent Title: Clock generation circuit and imaging device
- Patent Title (中): 时钟发生电路和成像装置
-
Application No.: US13444271Application Date: 2012-04-11
-
Publication No.: US08729946B2Publication Date: 2014-05-20
- Inventor: Yoshio Hagihara , Susumu Yamazaki
- Applicant: Yoshio Hagihara , Susumu Yamazaki
- Applicant Address: JP Tokyo
- Assignee: Olympus Corporation
- Current Assignee: Olympus Corporation
- Current Assignee Address: JP Tokyo
- Agency: Westerman, Hattori, Daniels & Adrian, LLP
- Priority: JPP2011-087533 20110411; JPP2012-086424 20120405
- Main IPC: H03K3/3565
- IPC: H03K3/3565 ; H03M1/56 ; H03M1/14

Abstract:
A clock generation circuit includes first and second logic circuits and a switch circuit. The first logic circuit has a first circuit threshold value lower than a circuit threshold value of a front-stage circuit, receives an input clock output from the front-stage circuit, and outputs a first output signal in accordance with a logic state of the input clock and the first circuit threshold value. The second logic circuit has a second circuit threshold value higher than the circuit threshold value of the front-stage circuit, receives the input clock output from the front-stage circuit, and outputs a second output signal in accordance with the logic state of the input clock and the second circuit threshold value. The switch circuit receives the first and second output signals and outputs, as an output clock, one of first and second voltages corresponding to different logic states.
Public/Granted literature
- US20120318958A1 CLOCK GENERATION CIRCUIT AND IMAGING DEVICE Public/Granted day:2012-12-20
Information query
IPC分类: