Invention Grant
US08735302B2 High productivity combinatorial oxide terracing and PVD/ALD metal deposition combined with lithography for gate work function extraction
有权
高生产率组合氧化物梯度和PVD / ALD金属沉积结合光刻用于栅极功能提取
- Patent Title: High productivity combinatorial oxide terracing and PVD/ALD metal deposition combined with lithography for gate work function extraction
- Patent Title (中): 高生产率组合氧化物梯度和PVD / ALD金属沉积结合光刻用于栅极功能提取
-
Application No.: US13480023Application Date: 2012-05-24
-
Publication No.: US08735302B2Publication Date: 2014-05-27
- Inventor: Amol Joshi , John Foster , Zhendong Hong , Olov Karlsson , Bei Li , Usha Raghuram
- Applicant: Amol Joshi , John Foster , Zhendong Hong , Olov Karlsson , Bei Li , Usha Raghuram
- Applicant Address: US CA San Jose
- Assignee: Intermolecular, Inc.
- Current Assignee: Intermolecular, Inc.
- Current Assignee Address: US CA San Jose
- Main IPC: H01L21/31
- IPC: H01L21/31 ; H01L21/469

Abstract:
Metal gate high-k capacitor structures with lithography patterning are used to extract gate work function using a combinatorial workflow. Oxide terracing, together with high productivity combinatorial process flow for metal deposition can provide optimum high-k gate dielectric and metal gate solutions for high performance logic transistors. The high productivity combinatorial technique can provide an evaluation of effective work function for given high-k dielectric metal gate stacks for PMOS and NMOS transistors, which is critical in identifying and selecting the right materials.
Public/Granted literature
Information query
IPC分类: