Invention Grant
US08739011B2 Method and apparatus for detecting communication errors on a bus
有权
一种用于检测总线上通信错误的方法和装置
- Patent Title: Method and apparatus for detecting communication errors on a bus
- Patent Title (中): 一种用于检测总线上通信错误的方法和装置
-
Application No.: US13942885Application Date: 2013-07-16
-
Publication No.: US08739011B2Publication Date: 2014-05-27
- Inventor: Christopher S. Johnson
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: TraskBritt
- Main IPC: G06F11/00
- IPC: G06F11/00 ; G08C25/00 ; H03M13/00 ; H04L1/00

Abstract:
A semiconductor memory includes multi-mode reporting signals, a state register, and parity detectors. The parity detector determines whether signals received on a communication bus contain a desired parity. The multi-mode reporting signals enable reporting of communication faults without adding additional signals to the semiconductor memory by being configured in a normal operating mode or a parity fault mode for reporting communication faults to an external memory controller. The state register enables storing of received values from the communication bus. With the state register, a memory controller may determine correctly received signal patterns and failing signal patterns. Parity may be defined as even or odd and may be generated based on various signal configurations. The embodiments may be configured as a computing system comprising a processor, an input device, an output device, the memory controller, and at least one semiconductor memory.
Public/Granted literature
- US20130305128A1 METHOD AND APPARATUS FOR DETECTING COMMUNICATION ERRORS ON A BUS Public/Granted day:2013-11-14
Information query