Invention Grant
US08742841B2 PWM re-clocking scheme to reject accumulated asynchronous jitter
失效
PWM重新计时方案来抑制累积的异步抖动
- Patent Title: PWM re-clocking scheme to reject accumulated asynchronous jitter
- Patent Title (中): PWM重新计时方案来抑制累积的异步抖动
-
Application No.: US13646236Application Date: 2012-10-05
-
Publication No.: US08742841B2Publication Date: 2014-06-03
- Inventor: Mark A. Alexander
- Applicant: Equiphon, Inc.
- Applicant Address: US TX Austin
- Assignee: Equiphon, Inc.
- Current Assignee: Equiphon, Inc.
- Current Assignee Address: US TX Austin
- Agency: Meyertons Hood Kivlin Kowert & Goetzel, P.C.
- Agent Jeffrey C. Hood
- Main IPC: H03F3/38
- IPC: H03F3/38

Abstract:
An amplifier may use pulse-width modulators controlling respective sets of switches to produce an amplified version of a source signal. A phase locked loop in the amplifier may generate a differential clock signal. A first processing element operating according to a first supply voltage may generate a PWM signal representative of the source signal, and also generate a clock enable signal corresponding to the differential clock signal. A second processing element (PE2) may receive the differential clock signal, the PWM signal, and the clock enable signal, and level shift the PWM signal and the clock enable signal to operate according to a second supply voltage, and may generate a resampling clock signal from the differential clock signal according to the level shifted clock enable signal. The PE2 may provide a PWM output signal representative of the source signal by resampling the level shifted PWM signal with the resampling clock signal.
Public/Granted literature
- US20130088297A1 PWM Re-Clocking Scheme To Reject Accumulated Asynchronous Jitter Public/Granted day:2013-04-11
Information query
IPC分类: