Invention Grant
- Patent Title: Computationally efficient modeling and simulation of large scale systems
- Patent Title (中): 大规模系统的计算效率建模与仿真
-
Application No.: US13710145Application Date: 2012-12-10
-
Publication No.: US08745563B2Publication Date: 2014-06-03
- Inventor: Jitesh Jain , Stephen F Cauley , Hong Li , Cheng-Kok Koh , Vankataramanan Balakrishnan
- Applicant: Purdue Research Foundation
- Applicant Address: US IN West Lafayette
- Assignee: Purdue Research Foundation
- Current Assignee: Purdue Research Foundation
- Current Assignee Address: US IN West Lafayette
- Agency: Purdue Research Foundation
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
A system for simulating operation of a VLSI interconnect structure having capacitive and inductive coupling between nodes thereof, including a processor, and a memory, the processor configured to perform obtaining a matrix X and a matrix Y containing different combinations of passive circuit element values for the interconnect structure, the element values for each matrix including inductance L and inverse capacitance P, obtaining an adjacency matrix A associated with the interconnect structure, storing the matrices X, Y, and A in the memory, and performing numerical integration to solve first and second equations.
Public/Granted literature
- US20130124168A1 COMPUTATIONALLY EFFICIENT MODELING AND SIMULATION OF LARGE SCALE SYSTEMS Public/Granted day:2013-05-16
Information query