Invention Grant
US08748277B2 Method for fabricating a MOS transistor with reduced channel length variation 有权
具有减小的沟道长度变化的MOS晶体管的制造方法

Method for fabricating a MOS transistor with reduced channel length variation
Abstract:
According to an exemplary embodiment, a method for fabricating a MOS transistor, such as an LDMOS transistor, includes forming a self-aligned lightly doped region in a first well underlying a first sidewall of a gate. The method further includes forming a self-aligned extension region under a second sidewall of the gate, where the self-aligned extension region extends into the first well from a second well. The method further includes forming a drain region spaced apart from the second sidewall of the gate. The method further includes forming a source region in the self-aligned lightly doped region and the first well. The self-aligned lightly doped region and the self-aligned extension region define a channel length of the MOS transistor, such as an LDMOS transistor.
Information query
Patent Agency Ranking
0/0