Invention Grant
US08748277B2 Method for fabricating a MOS transistor with reduced channel length variation
有权
具有减小的沟道长度变化的MOS晶体管的制造方法
- Patent Title: Method for fabricating a MOS transistor with reduced channel length variation
- Patent Title (中): 具有减小的沟道长度变化的MOS晶体管的制造方法
-
Application No.: US13613520Application Date: 2012-09-13
-
Publication No.: US08748277B2Publication Date: 2014-06-10
- Inventor: Xiangdong Chen , Wei Xia , Henry Kuo-Shun Chen
- Applicant: Xiangdong Chen , Wei Xia , Henry Kuo-Shun Chen
- Applicant Address: US CA Irvine
- Assignee: Broadcom Corporation
- Current Assignee: Broadcom Corporation
- Current Assignee Address: US CA Irvine
- Agency: Oblon, Spivak, McClelland, Maier & Neustadt, L.L.P.
- Main IPC: H01L21/336
- IPC: H01L21/336

Abstract:
According to an exemplary embodiment, a method for fabricating a MOS transistor, such as an LDMOS transistor, includes forming a self-aligned lightly doped region in a first well underlying a first sidewall of a gate. The method further includes forming a self-aligned extension region under a second sidewall of the gate, where the self-aligned extension region extends into the first well from a second well. The method further includes forming a drain region spaced apart from the second sidewall of the gate. The method further includes forming a source region in the self-aligned lightly doped region and the first well. The self-aligned lightly doped region and the self-aligned extension region define a channel length of the MOS transistor, such as an LDMOS transistor.
Public/Granted literature
- US20130017658A1 Method for Fabricating a MOS Transistor with Reduced Channel Length Variation Public/Granted day:2013-01-17
Information query
IPC分类: