Invention Grant
- Patent Title: Method and system for partial reconfiguration simulation
- Patent Title (中): 部分重构模拟方法与系统
-
Application No.: US13369218Application Date: 2012-02-08
-
Publication No.: US08751998B2Publication Date: 2014-06-10
- Inventor: David W. Mendel , Marwan A. Khalaf , Renxin Xia
- Applicant: David W. Mendel , Marwan A. Khalaf , Renxin Xia
- Applicant Address: US CA San Jose
- Assignee: Altera Corporation
- Current Assignee: Altera Corporation
- Current Assignee Address: US CA San Jose
- Agency: Weaver Austin Villeneuve & Sampson LLP
- Main IPC: G06F11/22
- IPC: G06F11/22 ; G06F17/50

Abstract:
Disclosed is a method of simulating partial reconfiguration of a programmable logic device (PLD). A wrapper module is incorporated into a logic description that may be implemented in a PLD. The wrapper module represents a first logic design. In response to receiving a parameter, the wrapper module changes to represent a second logic design. According to various embodiments, the logic description is a simulatable source file. The simulatable source file is a source file that is used by a simulation program to simulate partial reconfiguration of the logic design. The wrapper module of the simulatable source file receives a run-time parameter. In various embodiments, the logic description is a synthesizable source file. The synthesizable source file is a source file that is used by a synthesis tool to compile the source file into hardware. The wrapper module of the synthesizable source receives a compile-time parameter.
Public/Granted literature
- US20130007687A1 METHOD AND SYSTEM FOR PARTIAL RECONFIGURATION SIMULATION Public/Granted day:2013-01-03
Information query